# New March Elements for Address Decoder Open and Resistive Open Fault Detection in SRAMs \*

L. Dilillo<sup>1</sup>, P. Girard<sup>1</sup>, S. Pravossoudovitch<sup>1</sup>, A. Virazel<sup>1</sup>, S. Borri<sup>2</sup> and M. Bastian<sup>2</sup>

 <sup>1</sup> Laboratoire d'Informatique, de Robotique et de Microélectronique de Montpellier – LIRMM Université Montpellier II / CNRS 161, rue Ada 34392 Montpellier Cedex 5, France
 <sup>2</sup> Infineon Technologies France 26000, route des Crêtes 06560 Sophia-Antipolis, France e-mail: virazel@lirmm.fr

#### ABSTRACT

This paper presents a complete analysis of the ability of March tests to detect ADOFs (Address Decoder Open Faults) and resistive-ADOFs in address decoders of embedded-SRAMs. Such faults are the primary target of this study because they are notoriously hard-to-detect. With this study, we show that standard March tests without modifications are not able to detect them and we propose to translate the algorithm presented in [1, 2] into March elements. These new March elements involve a particular address sequence and data to be written. For this purpose, we have exploited some Degrees of Freedom of the March tests (DOF I and IV) in order to generate these new March elements for ADOFs detection. Compared to the previous March solutions, these new March elements ensure the fault observation.

Index Terms: Memory testing, address decoder, dynamic faults, open and resistive-open defects.

## **1. INTRODUCTION**

In modern integrated circuits such as Systemon-Chip (SoC) the importance of memories is growing. Actually, the ITRS roadmap [3] forecast that in 2013 over 90% of the SoC area will be taken by memories, in particular embed-ded-SRAMs. The SRAMs are more and more dense, and their capacity grows at the same time. Consequently, these devices are more prone to faults and testing them efficiently becomes very important for the yield of SoCs.

The functional fault models traditionally employed in SRAM testing are nowadays insufficient to test the effects produced by some defects that may occur in VDSM tech-nologies. Improvements in manufacturing process quality and memory architecture have lead to the development of new fault models, which are tightly linked to the internal memory structure. These faults are called dynamic faults [4, 5] and can only be sensitized by performing more than one operation sequentially.

Generally, memory test algorithms such as March tests [6, 7] are employed to test the faults in memories. March algorithms are the most used because of their linear com-plexity and, among them, MATS++ and March C- [6, 8] are the most used in industry. However, March tests are constructed essentially for static faults and have to be adapted to detect dynamic faults.

Among the known dynamic faults [9, 10, 11, 12], we fo-cus our study on those caused by open and resistive open defects which may occur in address decoders. So, we con-sider open defects that appear at transistor level and espe-cially in the parallel plane of NAND/NOR gates. In pres-ence of these defects two bit lines or word lines may be er-roneously selected at the same time. This fault, also called ADOF (Address Decoder Open Fault), has been considered in [1, 2], where an algorithmic test solution is proposed. Other works have been proposed to study this type of fault with March test solutions [13, 14, 15].

Recently, the ADOF problem has been considered from another point of view. In fact, the presence of resistive-open defects is becoming more and more important, due to the ever-growing number of interconnections between the layers. In particular, it is

<sup>\*</sup> This work has been partially funded by the French government under the framework of the MEDEA+ A503 "ASSOCIATE" European program.

reported in [16] that open/resistive vias are the most common root cause of test escapes in deep-submicron technologies. In the following, we will con-sider resistive open defects in the parallel plane of transis-tors that involves what we call resistive-ADOFs [17]. The presence of a resistive-ADOF produces a delay in the selec-tion and deselection phases of word lines or bit lines. This time, in comparison with an ADOF the double selection of word lines or bit lines can partial due to the defect size.

In this paper, we analyze March tests ability for ADOFs and resistive-ADOFs detection in address decoders of em-bedded-SRAMs and we prove that standard March tests are not able to detect such faults. Test decomposition in sensitization and observation phases allows us to define required address sequence and data to be written in order to create new effective March elements based on the algorithm proposed in [1, 2]. These new March elements are able to detect all ADOFs and resistive-ADOFs without sensitization and observation problems and its complexity is much lower than the solution proposed in [1, 2].

The rest of the paper is organized as follows. Section 2 gives details about a classical address decoder implementa-tion. Section 3 presents the ADOF and resistive-ADOF be-haviors. Section 4 provides the test conditions and electrical simulations for such fault models. New March elements allowing the detection of ADOFs and resistive-ADOFs are proposed in Section 5. Concluding remarks and future work are discussed in Section 6.

# 2. BASICS AND BACKGROUND

In the whole memory structure, we focus our attention on address decoders. Figure 1 depicts the scheme of a 2-bit word line decoder. It is based on NOR-gates. NAND and inverter gates are present for



Figure 1. A NOR-based word line address decoder

synchronization and buffering respectively. A similar address decoder is used for bit line selection. Such a structure is used in the Infineon 0.13µm synchronous embedded-SRAM architecture.

We consider open and resistive open defects in this address decoder. When one of these defects appears between gates (inter-gate defect), a certain word line is not selectable. This defect can be detected by common March tests, like March C-, since it is equivalent to AF (Address decoder Fault) [13]. Thus, these kinds of open defects will not be considered in the following.

When the open defect is located inside the gate (intra-gate defect) and especially in the serial plane of the NOR-gates between the connections of the PMOS transistors (TP1 and TP2 in Figure 1), there is no pull-up of the NOR-gate output. When WLS0 (Word Line Selection 0) is addressed its activation does not occur. This effect is similar with the inter-gate defect. Thus, standard March tests are able to sensitize and detect this fault. In presence of a resistive open defect, there is a delay in the pull-up of the NOR-gate output and a consequent delay of the word line selection. The test conditions are the same as before, but with additional timing constraints.

In the case of open defects placed in the parallel plane of NOR-gate transistors, dynamic faults appear. Referring to the NOR-gate of Figure 1, such a defect may be located at the drain, source or gate nodes of TN1 or TN2 transistors. As example, in Figure 1 we have inserted an open defect at the source node of TN2 transistor. This is an ADOF. In this architecture, the fault may produce an irregular behavior of the pull-down of the NOR-gate, thus preventing the correct deactivation of WLS0 due to a memory effect. In this case, two word lines can be selected at the same time. So two memory cells are addressed during the same read or write operation. In presence of a resistive open defect, the NOR-gate pull-down presents a certain delay. We call this fault resistive-ADOF.

What stated above for NOR-based address decoders has the same validity for the complementary NAND-based architecture. In this case the parallel plane is placed in the pull-up path and the serial plane in the pull-down path. As for the NOR-based architecture, intra-gate faults show a sequential behavior when they are located in the parallel plane.

# 3. ADOFS AND RESISTIVE-ADOFS BEHAVIORS

When it is fault free, the address decoder given in Figure 1, driven by signals A0 and A1, activates only one word line at a time. For example:

- 1. <A0, A1> = <0, 0> ⇒ WLS0 is activated;
- 2. rising transition on A1: <A0, A1> = <0, 1>
   ⇒ WLS2 is activated and WLS0 is deactivated.

Now let us describe the sequential behavior of an ADOF. Consider the address decoder of Figure 1 with the open defect in TN2. The corresponding waveforms are shown in Figure 2. As already mentioned, the presence of an ADOF induces a wrong selection of two word lines:

- 1. <A0, A1> = <0, 0>
  - $\Rightarrow$  WLS0 is activated;
- 2. rising transition on A1: <A0, A1> = <0, 1>
   ⇒ WLS2 is activated and WLS0 remains activated.

In this case, the open defect in TN2 prevents the pull-down of the ZA0 node, which remains at logic level high because of the memory effect (node and NAND input capacitances). In this example, we have first activated WLSO, (address < 0, 0 >) and then WLS2 (address < 0, 1 >). Between the two addresses only one-bit changes. This is required to sensitize the fault because a two-bit transition from <0, 0> to <1, 1> would activate both TN1 and TN2, thus discharging the node ZA0. So, WLS0 would be correctly deactivated in presence of the open defect because transistor TN1 would also be active, thus masking the faulty behavior of TN2. This shows that, in general, a test condition for this fault is to provide an address sequence with a Hamming distance of 1 (Hd = 1), *i.e.* each address has to present only a single-bit transition in comparison with the previous one.

The consequences on the entire address decoder structure are observable in Figure 3. After the input transition  $\langle A0, A1 \rangle = \langle 0, 0 \rangle \rightarrow \langle A0, A1 \rangle = \langle 0, 1 \rangle$ , WLS2 is correctly activated, while WLS0 remains activated erroneously for a certain time due to the delay of the pull-down operation.



Figure 2. Waveforms of NOR-based address decoder with an ADOF



Figure 3. Waveforms of NOR-based address decoder with a resistive-ADOF

For resistive-ADOFs, three cases are possible:

- 1. Large resistive open defect: The circuit behaves as in presence of an ADOF. The delay in the deactivation of WLS0 is longer than the clock period, thus the two word lines are selected during the whole read or write phases.
- 2. Intermediate resistive open defect: The delay produced during the WLS0 deactivation is partial. So we have the correct activation of WLS2 and for a certain time the concomitant activation of WLS0. This time, there is a high probability that a dynamic fault occurs, with the same effects of an ADOF.
- 3. Very small resistive open defect: The delay perturbation introduced in the circuit is irrelevant and not pathological.

# 4. ADOFS AND RESISTIVE-ADOFS DETECTION

In this section, we analyze the ability of March tests to detect these faults. Standard March tests are not efficient for ADOFs and resistive-ADOFs testing. In order to improve March tests detection capability, it is required to use an address sequence with a Hamming distance of 1 [13]. This modification allows fault sensitization, but the fault effect cannot be observed because an undefined value is read on the memory output as illustrated beneath.

ADOFs have been considered in [1, 2], where an algorithmic solution is proposed that allows the correct sensitization and observation of all faults. This algorithm (Sachdev's algorithm) performs the following three phases:

- a. "0" is written in a certain cell X;
- b. "1" is written in a cell Y, whose address has Hd = 1 from cell X;
- c. cell X is read; a "0" is expected.

The phases b and c are iterated n times, *i.e.* for all the cells whose address has Hd = 1 from cell X; n is the number of decoder inputs. In presence of an ADOF, during phase b, a "1" is written in cell Y, but cell X is selected at the same time and the stored "0" is overwritten with the opposite value. Phase c allows the fault observation. Thus, Sachdev's algorithm is effective for both sensitization and observation and its complexity is  $(2n+1) \ge 2^n$ .

Moreover, in [18], it is shown that this algorithm can also be used for resistive-ADOFs detection. However, Sachdev's algorithm structure is very different from classic March tests and, when the objective is at-speed testing, a dedicated BIST implementation is required. As March tests are commonly used due to their linear complexity and effectiveness for detection of a large number of faults, it is advisable to use this technique for ADOFs and resistive-ADOFs detection. For this purpose, some modifications are required.

Some test conditions have been proposed in [20] in order to detect ADOFs and resistive-ADOFs by March tests. These conditions are the following ones:

For any open or resistive open defect in the parallel path of address decoder gates, all two-pattern sequences with Hd = 1 have to be applied. With this prerequisite, any March test effective to cover address decoder faults (AFs) will detect this fault [20].

The condition on the address sequence (Hd = 1) can be satisfied by exploiting the first of the six Degrees of Freedom (DOF) [19]:

**DOF I:** Any arbitrary address sequence can be defined as a  $\Uparrow$  sequence, as long as all addresses occur exactly once ( $\Downarrow$  is the reverse of  $\Uparrow$ ). The fault detection properties are independent of the utilized address sequence [19].

The second condition, address decoder faults detection, is achieved by many March tests and among these, we consider March C- [6] as a case study. It has a 10N complexity, including the six March elements presented in Figure 4. Independently of the address sequence, March C- is also effective for SAFs (Stuck-At Faults), TFs (Transition Faults), CFins (Inversion Coupling Faults), CFids (Idempotent Coupling Faults) and SCFs (Static Coupling faults) detection [6].

$$\left\{ \begin{array}{ccc} (w0) \cap (r0,w1) \cap (r1,w0) \cup (r0,w1) \cup (r1,w0) \cap (r0) \\ M_0 & M_1 & M_2 & M_3 & M_4 & M_5 \end{array} \right\}$$
Figure 4. March C- scheme

Now, we propose an analysis of the precedent statement with the NOR-based architecture (Figure 1) and we show that during the observation phase some problems appear. The observation phase is exploited during the second March element  $(M_1)$ , when the ADOF involves a double addressing during the read operation as shown in Figure 5.

|       | Ad0    | Ad1    | Ad3    |  |
|-------|--------|--------|--------|--|
| $M_0$ | w0     | w0     | w0     |  |
| $M_1$ | r0, w1 | r0, w1 | r0, w1 |  |
|       | (      |        |        |  |

Two opposite values are read at the same time Figure 5. ADOFs detection with March C-(Address sequence with Hd = 1)

During  $M_1$ , for the first address, Ad0 <A0, A1> = <0, 0>, we have a correct behavior. A "0" is read and a "1" is written. For the following address, Ad1 <A0, A1> = <0, 1>, with only one bit transition, the r0 operation is performed and in presence of the defect (open or resistive open) the previous cell is also selected. Consequently, two different logic values, the "1" stored at Ad0 and the "0" stored at Ad1, are read on the same bit line (BL).

Electrical SPICE-based simulations have been performed on the 0.13 µm Infineon technology in order to evaluate this particular condition. Note that we consider a data detection limit of -/+ 80mV for  $\Delta$ BL ( $\Delta$ BL = BL - BLB), *i.e.* the minimal internal voltage difference allowing to perform a correct read operation. BL and BLB signals are the core cell outputs as depicted in Figure 6.

Figure 7.a gives the comparison during the read "0" operation between Sachdev's algorithm and March C- test with an Hd = 1 address sequence. It is shown that Sachdev's algorithm ( $\Delta BL(R0)_s$ ), allows to detect the resistive open defect because a "1" is read instead of a "0" for a certain defect size ( $\approx 27k\Omega$ ). On the other hand, March test ( $\Delta BL(R0)_m$ ) presents an uncertain detection because an undefined value is obtained during the read operation for the same defect size. In Figure 7.b similar results are shown for a read "1" operation.



Figure 6. Memory core cell



Figure 7. Sachdev's algorithm vs. March C-

In conclusion, Sachdev's algorithm is effective for the sensitization of ADOFs and resistive-ADOFs and it is effective for the observation if the delay exceeds the sensing phase of the write operation. With this algorithm the partial double addressing occurs during a write access. The same does not occur for the modified March C- test. This algorithm is effective for the sensitization, but the observation phase is problematic. The double cell access occurs during the read operation causing two opposite values to be driven on the same bit line. Thus, March elements need to be adapted for ADOFs and resistive-ADOFs detection.

# 5. NEW MARCH ELEMENTS FOR ADOFS AND RESISTIVE-ADOFS DETECTION

With March C-, in presence of ADOFs or resistive-ADOFs, the double addressing occurs during both write and read operations. As the same logic value "0" is written during the first March element  $M_0$ , the double addressing has no effect. On the other hand, the double addressing occurring during the read operation of the second March element  $M_1$  leads to an uncertainty. Therefore, for a proper detection it is necessary to sensitize the fault during the write operation and observe it during a separate read, as proposed in [1, 2]. Thus, the proposed solution consists to translate the Sachdev's algorithm into March elements. The three phases of Sachdev's algorithm can be graphically illustrated as in Figure 8, where between Ad0 and Ad1 Hd = 1, d = data (0 or 1) and d its opposite value.

| Ad0 | Ad1             |
|-----|-----------------|
| wd  | wd              |
| rd  |                 |
|     | Ad0<br>wd<br>rd |

#### Figure 8. Sachdev's pattern

This pattern can be implemented by a March test. For this purpose, we can reiterate the Sachdev's pattern for all addressable cells, as shown in Figure 9. Instead of performing sensitization and observation for each cell, we can execute a sensitization phase at the same time for all the cells by a serial write operation with alternating data d and followed by a global observation phase with serial read of the written data.



Figure 9. Sachdev's adaptation to March elements

This can be translated in the two March elements of Figure 10, where A is a logic value which starts from "0" or "1" and takes the opposite value for each new address. Moreover, the address sequence must have Hd = 1.

$$\left\{ \widehat{\Pi}(wA) \widehat{\Pi}(rA) \right\}$$
 A alternating logic value  
M<sub>A</sub> M<sub>B</sub>

Figure 10. New March elements for ADOFs and resistive-ADOFs detection

The possibility to change the data value during the execution of a March element is justified by the fourth DOF of March tests [15]:

> **DOF IV:** The data, within a read/write operation, does not necessarily have to be equivalent for all memory addresses as long as the detection probabilities of basic faults are not affected [19].

In order to ensure that the proposed March elements cover all the ADOFs and resistive-ADOFs, it is necessary that the sequence of  $2^m$  produced addresses (where m is the total number of address bits) con-

tains all the  $nx2^n$  single-bit transitions (where n is the bit-width of the considered decoder) [13]. In other words, the necessary condition for complete detection is the following one:

$$2^m \ge n \ge 2^n + 1 \tag{1}$$

Remember that we considered a bit oriented SRAM memory which uses two decoders (word line and bit line decoder). If this condition is not satisfied, it is necessary to add two other similar March elements with the reverse address sequence, that implies the presence of the opposite single-bit transitions. However, this condition (Eq. 1) is most of the time satisfied as for the considered Infineon memory structure.

The validation of the proposed March elements is observable by the waveforms of Figure 7. During the test operation of the new March elements, the electrical behavior of the memory circuit is similar to Sachdev's algorithm simulation. The double addressing, due to the ADOF, occurs during the write operation (sensitization phase). The observation phase is done during the read operation without uncertainty because there is not double addressing with opposite data as before.

Finally, the test complexity obtained with our new March elements is  $(2n) \ge 2^n$  for an n-cell memory compared to  $(2n+1) \ge 2^n$  for the Sachdev's algorithm. Moreover, for a BIST implementation, the Sachdev's algorithm requires a dedicated address generator which cannot be used by March tests. Our solution is more attractive because the same address generator can be used for our March elements and an additional March test.

### 6. CONCLUSION

The presented study has focused on dynamic faults that may occur in address decoders of memories. In particular, we have proposed a new test solution for ADOFs and their generalization, resistive-ADOFs.

Electrical analysis of March tests has shown that ADOFs and resistive-ADOFs can be detected only when the sensitization phase involves a double addressing during the write operation. For this purpose, we have exploited some Degrees of Freedom of the March tests (DOF I and IV) in order to generate new March elements for ADOFs detection. Compared to the previous March solutions, these new March elements ensure the fault observation.

# 7. REFERENCES

- M. Sachdev, "Test and Testability Techniques for Open Defects in RAM Address Decoders", Proc. IEEE European Design & Test Conference, 1996, pp.428-434.
- [2] M. Šachdev, "Open Defects in CMOS RAM Address Decoders", IEEE Design & Test of Computers, vol.14, n.2, Apr-Jun 1997, pp. 26-33.
- [3] Semiconductor Industry Association (SIA), "International Technology Roadmap for Semiconductors (ITRS)", 2005 Edition.
- [4] A.J. van de Goor and Z. Al-Ars, "Functional Memory Faults: A Formal Notation and a Taxonomy", Proc. IEEE VLSI Test Symposium, May 2000, pp.281-289.
- [5] Z. Al-Ars and A.J. van de Goor, "Static and Dynamic Behavior of Memory Cell Array Opens and Shorts in Embedded DRAMs", Proc. Design, Automation and Test in Europe, 2001, pp. 496-503.
- [6] A.J. van de Goor, "Testing Semiconductor Memories: Theory and Practice", COMTEX Publishing, Gouda, The Netherlands, 1998.
- [7] R.D. Adams, "High Performance Memory Testing", Kluwer Academic Publishers, Sept. 2002.
- [8] M. Marinescu, "Simple and Efficient Algorithms for Functional RAM Testing", Proc. Int. Test Conf., 1982, pp.236-239.
- [9] L. Dilillo, P. Girard, S. Pravossoudovitch, A. Virazel, M. Bastian Hage-Hassan, "Resistive-Open Defect Influence in SRAM Pre-Charge Circuits: Analysis and Characterization", Proc. of European Test Symposium, pp. 116-121, 2005.
- [10]A. Ney, P. Girard, C. Landrault, S. Pravossoudovitch, A. Virazel, M. Bastian, "Slow Write Driver Faults in 65nm SRAM Technology: Analysis and March Test Solution", Proc. of Design Automation and Test in Europe, pp. 528-533, 2007.
- [11]A. Ney, P. Girard, C. Landrault, S. Pravossoudovitch, A. Virazel, M. Bastian, "Un-Restored Destructive Write Faults due to Resistive-Open Defects in the Write Driver of SRAMs", Proc. of VLSI Test Symposium, pp. 361-366, 2007.
- [12]A. Ney, P. Girard, C. Landrault, S. Pravossoudovitch, A. Virazel, M. Bastian, "Dynamic Two-Cell Incorrect Read Fault due to Resistive-Open Defects in the Sense Amplifiers of SRAMs", Proc. of European Test Symposium, pp. 97-102, 2007.
- [13] J. Otterstedt, D. Niggemeyer and T.W. Williams, "Detection of CMOS Address Decoder Open Faults with March and Pseudo Random Memory Tests", Proc. Int. Test Conf., 1998, pp.53-62.
- [14] D. Youn, T. Kim and S. Park, "A Microcode-based Memory BIST Implementing Modified March Algorithm", Proc. of Asian Test Symposium, 2001, pp. 391-395.
- [15]E. Gizdarski, "Detection of Delay Faults in Memory Address Decoder", Journal of Electronic Testing: Theory and Applications, N°16, 2000, pp. 381-387.
  [16]W. Needham et al., "High Volume Microprocessor Test
- [16] W. Needham et al., "High Volume Microprocessor Test Escapes – An Analysis of Defects Our Tests are Missing", Proc. Int. Test Conference, 1998, pp. 25-34.
- [17]L. Dilillo, P. Girard, S. Pravossoudovitch, A. Virazel and S. Borri, "Comparison of open and Resistive-Open Defect Test Conditions in SRAM Address Decoders", Proc. of Asian Test Symposium, 2003, pp. 250-255.
- [18] S. Borri, M. Hage-Hassan, P. Girard, S. Pravossoudovitch and A. Virazel, "Defect-Oriented Dynamic Fault Models for Embedded-SRAMs", Proc. of European Test Workshop, 2003, pp. 23-27.
- [19] D. Niggemeyer, M. Redeker and J. Otterstedt, "Integration of Non-classical Faults in Standard March Tests", Records of the IEEE Int. Workshop on Memory Technology, Design and Testing, 1998.
- [20] M. Klaus and Ad J. van de Goor, "Test for resistive and capacitive defects in address decoders", Proc. of Asian Test Symposium, 2001, pp. 31-36.