# Drain Current and Short Channel Effects Modeling in Junctionless Nanowire Transistors

Renan D. Trevisoli, Rodrigo T. Doria, Michelly de Souza, and Marcelo A. Pavanello

Department of Electrical Engineering, Centro Universitario da FEI, Sao Bernardo do Campo, Brazil e-mail: renantd@fei.edu.br

#### ABSTRACT

Junctionless nanowire transistors (JNTs) are considered promising for the sub-20 nm era, since they provide a great scalability without the need for rigorously controlled doping techniques. In this work, the modeling of triple-gate JNTs is addressed, focusing on the short-channel effects. Analytical expressions for the subthreshold slope, threshold voltage roll-off and drain induced barrier lowering are presented. The model is validated using tridimensional numerical simulations.

Index Terms: Junctionless Nanowire Transistors, Analytical Model, Subthreshold Slope, Drain Induced Barrier Lowering.

## **I. INTRODUCTION**

Planar MOS devices miniaturization becomes quite challenging for transistors with reduced channel length due to the loss of gate control over the channel charges. As an alternative, multi-gate devices have been developed due to the better electrostatic control of the charges, which leads to a reduction of the short-channel effects [1-6]. However, for devices with extremely reduced channel length, it is needed the formation of ultra-sharp junctions with a high process complexity at source/channel and drain/channel interfaces. In order to address this issue, Junctionless Nanowire Transistors (JNTs) have been proposed [7-11] and have been the focus of several recent studies [12-18].

The JNT is a heavily-doped silicon nanowire surrounded by the gate stack. The doping distribution is constant from source to drain with the same doping element and concentration. Therefore, there are no doping gradients, eliminating impurity diffusion-related problems [7]. For an nMOS device an n-type element is used, whereas a p-type dopant is used in a pMOS device. The Junctionless transistor works similarly to an accumulation mode SOI device (AMSOI) [19]. For gate voltages  $(V_G)$  lower than the threshold voltage  $(V_{TH})$ , the silicon nanowire is fully depleted such that there is only a small drain current due to the diffusion of carriers. For gate voltages slightly higher than  $V_{TH}$ , the current flows through drift in a neutral channel at the center of the device whereas for  $V_G$  higher than the flatband voltage  $(V_{FB})$ , the current flows through both

an accumulation layer and bulk conduction. However, as stated by Kranti *et al.* [20], the JNT operates mainly in the partial depletion regime with a reduced electric field [21], while the AMSOI works most of time in accumulation regime with a higher electric field. Also, the bulk current in JNTs is higher than in the AMSOI owing to the heavier doping concentration. A schematic view of a triple-gate JNT is presented in Fig. 1, where the silicon nanowire heigth (*H*) and width (*W*), the gate oxide thickness ( $t_{ax}$ ), the channel length (*L*) and the buried oxide thickness ( $t_{ax}$ ) are indicated.



Figure 1. Schematic view of a triplel-gate Junctionless Nanowire Transistor.

The modeling of junctionless devices has been the focus of several recent studies [14-15,22-23], however, most of them are based on cylindrical, double-gate or planar devices. In this work, an analytical model for triple-gate devices is derived from the solution of the Poisson equation for long channel devices and a correction for short channel effects is included in the model.

Journal of Integrated Circuits and Systems 2013; v.8/n.2:116-124

Analytical expressions for the subthreshold slope (S), threshold voltage roll-off  $(V_{TH,roll-off})$  and drain induced barrier lowering (DIBL) are also proposed.

#### II. LONG-CHANNEL DRAIN CURRENT MODEL DERIVATION

In Fig. 2, a representation of the longitudinal section of a n-type JNT is presented, considering that the biases  $V_G$  and  $V_D$  are applied at the gate and at the drain (the source is grounded), respectively. In the region between  $0 \le y \le A$ , there is the conduction through both accumulation layer and bulk whereas for  $A < y \le B$  there is only bulk conduction. In case of A = L, the whole channel present an accumulation layer whereas if A = 0, there is only the bulk conduction. If B = L, there is no pinch-off, i.e. the device is not in saturation. For B lower than L, there is a depletion region between the drain and the channel, which is induced by the drain potential, similarly to an inversion-mode device. The distance between B and L leads to a reduction



Figure 2. Longitudinal-section of a Junctionless Nanowire Transistor.

of the effective channel length which is modulated by the drain bias. This variation of B degrades (increases) the output conductance of the devices and is especially important for short-channel transistors.

The drain current can be obtained using the equation:

$$I_D = \mu_n Q \frac{dVy}{dy}, \tag{1}$$

where  $\mu_n$  is the electron mobility, Q is conduction charge per unit of length and  $V_y$  is the voltage at a point *y* along the channel.

From Fig. 2, it can be seen that the charge Q can be considered separately in each region of the device depending on the conduction regime:  $Q_1$  for  $0 \le y \le$ A and  $Q_2$  for A<  $y \le$  B. Thus, the drain current can be obtained through the integration of (2), where the first term results in the current  $I_1$  whereas the second results in  $I_2$ . The sum  $I_D = I_1 + I_2$  is the total drain current that flows through the device. The voltages  $V_A$  and  $V_B$  represent the voltages at the points A and B, respectively.

$$I_{D} = \frac{\mu_{n}}{L} \int_{0}^{V_{A}} \mathcal{Q}_{1}(y) \, dVy + \frac{\mu_{n}}{L} \int_{V_{A}}^{V_{B}} \mathcal{Q}_{2}(y) \, dVy = I_{1} + I_{2} \,.$$
(2)

The charge density per unit of length  $Q_I$ , which is related to the conduction in both accumulation layer and body, can be described as

$$Q_{1} = Q_{t} + C_{ox}(V_{G} - V_{FB} - Vy), \qquad (3)$$

where  $Q_t = (q.N_D.H.W)$ ,  $N_D$  is the donor doping concentration,  $C_{ax}$  is the gate capacitance per unit of length and q is the electron charge. The second term of (3) represents the accumulation layer formed at the interface silicon/gate oxide whereas the first one is related to the bulk charge.

Eq. (3) can be integrated from 0 to  $V_A$  as shown in (2), resulting in the component  $I_I$  of the current:

$$I_{1} = \frac{\mu_{n}}{L} \left( Q_{t} V_{A} + C_{ox} (V_{G} - V_{FB}) V_{A} - \frac{V_{A}^{2}}{2} \right).$$
(4)

In order to obtain the charge  $Q_2$ , which is related only to bulk conduction, the two-dimensional Poisson equation must be solved:

$$\frac{d^2\Phi}{dx^2} + \frac{d^2\Phi}{dz^2} = -\frac{qN_D}{\varepsilon_{Si}} , \qquad (5)$$

where  $\Phi$  is the potential, *x* and *z* are the axes in width and height directions, respectively, and  $\varepsilon_{Si}$  is the silicon permittivity. The carrier density has been neglected in (5) once the bulk charge is controlled by the depletion.

The approximation that the potential varies similarly in both x and z directions  $(d\Phi/dx = d\Phi/dz)$  has been used in order to solve (5). This approximation has already been used in [24-26]. The center potential at the source side of the device has been considered as zero, since it is connected directly to the ground (no junctions). The electric field has also been considered as zero at the center. Eq. (5) can be integrated following these boundary conditions such that the depletion charge ( $Q_{Depl}$ ) can be obtained by [24]

$$Q_{Depl} = 2\alpha \left[ \frac{-1}{C_{ox}} + \sqrt{\left(\frac{1}{C_{ox}}\right)^2 + \frac{(V_{FB} - V_G + V_Y)}{\alpha}} \right], \quad (6)$$

where  $\alpha = \varepsilon_{Si} q N_D (2H + W)^2/4$ .

The total bulk conduction charge can be obtained by the difference of the charge  $Q_t$  and the depleted charge  $(Q_2 = Q_t - Q_{Depl})$ . Therefore, the charge  $Q_2$  can be integrated as shown in (2), resulting in the component  $I_2$  of the drain current

$$I_{2} = \frac{\mu_{n}}{L} (V_{B} - V_{A}) \left( \frac{2\alpha}{C_{ax}} + Q_{t} \right) - \frac{\mu_{n}}{L} \frac{4\sqrt{\alpha}}{3} \left( (V_{FB} - V_{G} + V_{B}) + \frac{\alpha}{C_{ax}^{2}} \right)^{1.5} + .$$
$$+ \frac{\mu_{n}}{L} \frac{4\sqrt{\alpha}}{3} \left( (V_{FB} - V_{G} + V_{A}) + \frac{\alpha}{C_{ax}^{2}} \right)^{1.5}$$
(7)

## III. VOLTAGES V<sub>A</sub> AND V<sub>B</sub>

The voltage at the point  $V_A$  represents the transition between the bulk conduction regime and the accumulation layer plus bulk conduction regime. This transition occurs around  $V_y = V_G - V_{FB}$  for  $V_G > V_{FB}$ . For  $V_G < V_{FB}$  there is only bulk conduction, which means that  $V_A$  equals the source voltage  $(V_S)$  in this condition. For  $V_G > V_{FB}$ , an accumulation layer is formed at least at the source side of the channel and, depending on  $V_G$  and  $V_D$ , this accumulation layer may extend through the whole channel. The maximum value that the voltage at the point A may assume is  $V_B$ , which would mean that the accumulation layer is formed from source to drain. Therefore,  $V_A$  can vary between two well-defined points ( $V_S$  and  $V_B$ ) depending on the applied biases. In order to have a smooth transition between bulk and accumulation layer regimes, equation (8) has been used for  $V_A$ , where  $A_1$  controls the smoothness and have been set to 6.

$$V_{A} = V_{S} + \frac{V_{B}}{\left(1 + A_{1} \exp(-A_{1}(V_{G} - V_{FB}))\right)^{1/2}}.$$
(8)

The voltage at the point B represents the effective drain-source voltage  $(V_{DSe})$ , which values  $V_D$  until the device reaches saturation. Therefore, to limit the maximum  $V_{DSe}$  in the saturation voltage  $(V_{Dsat})$ , the smooth function was used:

$$V_{DSe} = V_B = V_{Dsat} \left[ 1 - \frac{\ln[1 + \exp(A_2(1 - V_D / V_{Dsat}))]}{\ln(1 + \exp(A_2))} \right].$$
(9)

where  $A_2$  is a fitting parameter that controls the transition from triode to saturation and has been set to 4.

To obtain the saturation voltage, the relation  $I_{Dsat} = Q_{sat} \cdot v_{sat}$ , where  $I_{Dsat}$  is the saturation current,  $Q_{sat}$  is the charge density per unit of length in the saturation condition and  $v_{sat}$  is the velocity saturation, has been used [27]. Combining equations (4), (6) and (7) with the saturation relation,  $V_{Dsat}$  can be obtained through the solution of the polynomial equation:

$$K_3 \cdot w^3 + K_2 \cdot w^2 + K_1 \cdot w + K_0 = 0, \qquad (10)$$

where  $K_3 = -4i_n \sqrt{\alpha} (3L)$ ,  $K_2 = i_n (2\alpha/C_a + Q_t)/L$ ,  $K_1 = 2v_{sat} \sqrt{\alpha}$  and

$$K_{0} = \frac{i_{n}}{L} \left[ \frac{4}{3} \frac{\alpha^{2}}{C_{a}^{3}} - \left( \frac{2\alpha}{C_{a}} + Q_{t} \right) \left( \frac{\alpha}{C_{a}^{2}} + \frac{L v_{sat}}{i} \right) + Q_{t} (V_{G} - V_{B}) + \frac{C_{a}}{2} (V_{G} - V_{B})^{2} \right]$$

The saturation voltage is obtained by

$$V_{Dsat} = w - V_{FB} + V_G - \alpha / C_{ox}^{2}.$$
 (11)

It is worth mentioning that the minimum saturation voltage has been limited in the thermal voltage  $(\phi_t)$  as in a planar MOSFET [28]. For the subthreshold regime, it was considered that the current presents an exponential dependence on the gate voltage, calculated by

$$I_D = (I_1 + I_2) \exp((V_{GS} - V_G) / (n\phi_t)), \qquad (12)$$

where *n* is the body effect factor, which is close to the unit for JNTs, and  $V_{GS}$  is the voltage applied between the gate and the source.

In (12), a smooth function is used to the voltage  $V_G$  in order to guarantee the continuity of the current at the transition between subthreshold and above threshold regions, described by

$$V_G = V_{TH} + V_{TH} \frac{\ln[1 + \exp(A_3(V_{GS} / V_{TH} - 1))]}{\ln(1 + \exp(A_3))}, \quad (13)$$

where  $A_3$  controls the transition and has been set to 12 and  $V_{TH}$  is calculated by [24]

$$V_{TH} = V_{FB} - qN_D \left[\frac{WH}{C_{ox}} + \frac{1}{\varepsilon_{Si}} \left(\frac{WH}{(2H+W)}\right)^2\right].$$
 (14)

## IV. MODEL VALIDATION FOR LONG-CHANNEL DEVICES

In order to validate the model for long channel devices, three-dimensional TCAD simulations of ntype devices have been performed with Synopsys tools [29-30]. The simulated JNTs present nanowire height and width of 10 nm, gate oxide thickness of 2 nm, doping concentration of  $N_D = 1 \times 10^{19}$  cm<sup>-3</sup> and channel length of 1  $\mu$ m. P<sup>+</sup> polysilicon has been used as gate material. The low field mobility has been considered constant and equal to 100 cm<sup>2</sup>/V.s.

In Fig. 3, the drain current in linear and logarithm scales and the transconductance  $(g_m = dI_D/dV_G)$  are presented as a function of the gate voltage for several drain biases. From this figure, it is clear that the drain current and its derivative are correctly predicted by the model in both subthreshold and above threshold.



Figure 3. Drain current and transconductance as a function of the gate voltage for the n-type devices.

old regions. In Fig. 4, the drain current and the drain output conductance  $(g_D = dI_D/dV_D)$  are presented as a function of the drain voltage for several gate overdrive voltages  $(V_{GT} = V_G - V_{TH})$ . From this figure, it can be concluded that the model adequately predicts the characteristics for long channel devices.



Figure 4. Drain current and output conductance as a function of the drain voltage for the n-type devices.

Journal of Integrated Circuits and Systems 2013; v.8/n.2:116-124

The model has been also compared to experimental data. The devices were fabricated according [7] and present  $H = t_{ax} = 10$  nm, doping concentration of  $1 \times 10^{19}$  cm<sup>-3</sup> and an effective width of 20 nm. The low field mobility has been calculated considering the lattice and ionized impurities scattering [31] and carrier-carrier scattering [32]. The series resistance has been taken into account iteratively considering source/drain length of 150 nm each. In Fig. 5, the drain current (A) and the transconductance (B) are presented as a function of the gate voltage for different temperatures ranging between room temperature up to 470 K. In order to take the incomplete carrier ionization into account, which is very important for these devices [18,24,33-34], the model proposed by Altermatt et al. [35] has been used, such that the doping concentration has been substituted by the ionized doping concentration. From this Fig. 5, it is clear that the model describes adequately the dependence on the temperature.



**Figure 5.** Drain current (A) and transconductance (B) as a function of the gate voltage comparing experimental and modeled data for different temperatures.

# **V. SHORT-CHANNEL EFFECTS CORRECTION**

In order to obtain an analytical expression which accounts for short-channel effects, the tridimensional Poisson equation must be solved:

$$\frac{d^2\Phi}{dx^2} + \frac{d^2\Phi}{dz^2} + \frac{d^2\Phi}{dy^2} = -\frac{qN_D}{\varepsilon_{Si}}.$$
(15)

In order to find an analytical solution for (15), the superposition principle can be used, such that the solution is obtained by the sum of the solution of (5) with the solution of the 3D Laplace equation given by

$$\frac{d^2\Phi}{dx^2} + \frac{d^2\Phi}{dz^2} + \frac{d^2\Phi}{dy^2} = 0.$$
 (16)

The solution of (16) for the minimum potential in the channel is given by [1,26,36]

$$\Phi_{\min} = \frac{V \sinh(y_{\min}/\lambda) + U \sinh((L-y_{\min})/\lambda)}{\sinh(L/\lambda)}, \quad (17)$$

where  $\lambda$  is characteristic length, which for a triple gate device can be obtained through the average of the two scaling lengths ( $\lambda_1$  related to the width scaling and  $\lambda_2$  related to the height one) [1],  $y_{min}$  is the point of the minimum potential in the channel given by (18) [36],



**Figure 6.** Drain current and transconductance as a function of the gate voltage for a short-channel device (L = 40 nm).

 $U = -\Phi_{2D}$ ,  $V = V_D - \Phi_{2D}$  and  $\Phi_{2D}$  is the potential obtained from the solution of the 2D Poisson equation.

$$y_{\min} = \frac{\lambda}{2} h \left[ \frac{U \exp(L/\lambda) - V}{V - U \exp(-L/\lambda)} \right]$$
(18)

The surface potential  $\Phi_{2D}$  for the depletion region can be obtained through eq. (6) leading to

$$\Phi_{2D,depl} = V_G - V_{FB} - \frac{\alpha}{2C_{ox}^2} + \sqrt{\frac{\alpha}{C_{ox}^2}} \sqrt{\frac{\alpha}{4C_{ox}^2} - (V_G - V_{FB})}$$
(19)

In Figs. 6 and 7 the drain current and its derivative are presented as a function of the gate and drain biases, respectively, comparing simulated and modeled data for short channel-devices. From these curves, it can be seen that the inclusion of eq. (17) adequately describes the short channel effects in the drain current.



**Figure 7.** Drain current and output conductance as a function of the drain voltage for a short-channel device (L = 40 nm).

# **VI. SUBTHRESHOLD SLOPE**

Eq. (17) can be used to obtain an expression for the subthreshold slope dependence on the channel length. In order to develop this expression the variation of the minimum potential in the channel with the gate voltage needs to be analyzed. In Fig. 8, the point of the minimum potential normalized by the channel length is shown as a function of the gate voltage for devices with different L at a low drain bias. The thresh-



Figure 8. Point of the minimum potential in the channel normalized by the channel length as a function of the gate voltage.

old voltage is about 0.65 V for these devices. From this figure, one can note that for  $V_G << V_{TH}$ , the point of the minimum potential tends to the half of the channel length ( $y_{min}/L = 0.5$ ). This is related to the small difference between the potential barriers at source and drain. Therefore, in order to derive an expression for *S*, the point  $y_{min}$  can be considered as L/2. With this approximation, eq. (17) can be rewritten in the subthreshold regime for a low drain bias as

$$\Phi_{\min, sub} = \frac{\sinh(L/(2\lambda))}{\sinh(L/\lambda)} (V+U) \cdot$$
(20)

In Fig. 9, the minimum potential obtained from (18) is presented as a function of the gate voltage for the devices with different channel lengths. From this figure it is clear that  $\Phi_{\min,sub}$  varies linearly with the gate voltage in the subthreshold region. It can be also noted that the minimum potential and its variation with  $V_G$  increases when the channel length is reduced. The variation of the subthreshold slope ( $\Delta S$ ) with the dimensions of the device is related with the variation of  $\Phi_{\min,sub}$  with  $V_G$ :

$$\Delta S = S \left( \frac{d\Phi_{\min, sub}}{dV_G} \right).$$
<sup>(21)</sup>



Figure 9. Minimum potential in the channel as a function of the gate voltage for devices of different lengths.

where *S* was calculated by  $S = (kT/q) \ln(10) n$ , with  $n \approx 1$ .

Differentiating (20) in relation to the gate voltage it can be obtained

$$\frac{d\Phi_{\min, sub}}{dV_G} = \frac{\sinh(L/(2\lambda))}{\sinh(L/\lambda)} \frac{d(2\Phi_{2D})}{dV_G}.$$
(22)

In the subthreshold regime, the surface potential varies linearly with the gate voltage ( $\Phi_{2D} \propto V_G$ ), since all the charges in the channel are depleted, so that there is no charge variation with  $V_G$  [15,26]. Therefore, the subthreshold slope considering short-channel effects can be calculated by

$$S_{SCE} = S + \Delta S = S \left( 1 + 2 \frac{\sinh(L/(2\lambda))}{\sinh(L/\lambda)} \right).$$
(23)



Figure 10. Subthreshold slope as a function of the channel length comparing modeled and simulated data.

The subtreshold slope calculated by (23) has been compared to the data of simulated devices of different dimensions in Fig. 10. From this figure, one can conclude that eq. (23) can predict adequately the subthreshold slope on the devices characteristics.

## VII. THRESHOLD VOLTAGE ROLL-OFF AND DRAIN INDUCED BARRIER LOWERING

Eq. (17) can also be used to develop an analytic model for the threshold voltage roll-off and for the drain induced barrier lowering. To obtain an analytical expression for the  $V_{TH}$  roll-off, the surface potential in the threshold condition is needed. For a long device, this potential can be obtained by [24]

$$\Phi_{Vth} = \frac{q N_D}{\varepsilon_{St}} \left( \frac{WH}{2H + W} \right).$$
(24)

However, this potential changes with the variation of the minimum potential in the channel. Therefore, the potential at threshold considering shortchannel effects ( $\Phi_{Vtb,SCE}$ ) can be obtained by the difference between the surface potential for long-channel devices and the minimum potential in the surface in the threshold condition

$$\Phi_{Vth,SCE} = \Phi_{Vth} - \Phi_{\min,Vth} \,. \tag{25}$$

Considering that the threshold voltage is extracted with a low drain bias, the point of the minimum potential in the channel occurs in the center of the device  $(y_{min} = L/2, \text{ as shown in Fig. 8})$ . The potential  $\Phi_{min,Vth}$ , which represents the threshold voltage roll-off  $(V_{TH,roll-off} = \Phi_{min,Vth})$  can be obtained by eq. (20) with U =  $\Phi_{2DVth,SCE}$ , V = V<sub>D</sub> +  $\Phi_{2DVth,SCE}$ :

$$\Phi_{\min,Vih} = (2\Phi_{Vih,SCE} + V_D) \frac{\sinh(L/(2\lambda))}{\sinh(L/\lambda)}.$$
 (26)

If the drain bias is much lower than the surface potential, eq. (26) can be rewritten as

$$\Phi_{\min,Vth} = 2\Phi_{Vth,SCE} \frac{\sinh(L/(2\lambda))}{\sinh(L/\lambda)}.$$
(27)

Substituting (27) in (25), the potential at threshold considering short-channel effects is described by

$$\Phi_{Vih,SCE} = \frac{\Phi_{Vih}}{1 + 2\frac{\sinh(L/(2\lambda))}{\sinh(L/\lambda)}}.$$
(28)

The threshold voltage roll-off is finally obtained substituting (28) in (27), which leads to

$$V_{TH,roll-off} = \frac{\Phi_{Vth}}{1 + \frac{\sinh(L/\lambda)}{2\sinh(L/(2\lambda))}}.$$
(29)

In Fig. 11, the  $V_{TH,roll-off}$  obtained through eq. (29) is compared to the one extracted from the simulated devices. For the simulated devices,  $V_{TH}$  is extracted using the double-derivative method [37] for a drain bias of 50 mV. The comparison is performed for devices of different dimensions, showing that the model is adequate for predict the  $V_{TH,roll-off}$ .

The drain induced barrier lowering can be calculated using the threshold voltage roll-off. Firstly, the surface potential  $\Phi_{2D}$  is calculated for  $V_G = V_{TH}$ –  $V_{TH,roll-off}$  using eq. (19), with  $V_{TH}$  obtained by (14).

Then, the point  $y_{min}$  is calculated considering a higher drain bias, e.g.  $V_D = 1$  V, using (18) and the minimum potential at this higher  $V_D$  ( $\Phi_{min,Vd=1V}$ ) is obtained by (17). The drain induced barrier lower is calculated as

$$DIBL = \Phi_{\min, Vd=1V} - V_{TH, roll-off} + DIBL_L.$$
(30)

where  $\text{DIBL}_{L}$  is the drain induced barrier lowering extracted for the long device.



Figure 11. Threshold voltage roll-off comparing modeled and simulated data for devices of different dimensions.



Figure 12. Drain induced barrier lowering as a function of the channel length comparing modeled (lines) and simulated (symbols) data for devices of different dimensions.

In Fig. 12, the DIBL values calculated by eq. (30) as described above are compared to the ones extracted from the simulated devices. JNTs of different dimensions have been considered. The values of DIBL<sub>L</sub> is 15 mV/V for all the studied devices and can be considered just as an adjust parameter. From this figure it is clear that the model accurately predicts the DIBL in short-channel devices.

## **VIII. CONCLUSIONS**

This work proposes a drain current model for triple-gate junctionless nanowire transistors, which has been derived from the solution of the 2D Poisson equation. The saturation voltage has also been addressed. This model is compared to the results of three-dimensional TCAD simulations and experimental measurements. A parameter for the short-channel effects correction in the drain current model has also been presented. In this case, the validation is performed through the 3D simulations. Using the short-channel effects correction term, expressions for the subthreshold slope, threshold voltage roll-off and drain induced barrier lowering have been derived. These equations have also been compared to simulated data for devices of different dimensions, showing an excellent agreement.

## ACKNOWLEDGEMENTS

The authors acknowledge the Brazilian research founding agencies FAPESP, CNPq and CAPES for the financial support.

#### REFERENCES

- J.P. Colinge, FinFETs and Other Multi-Gate Transistors, Springer, 2008, 340p..
- [2] D. Hisamoto, T. Kaga, Y. Kawamoto, and E. Takeda, "A fully depleted lean-channel (DELTA)-A novel vertical ultra thin SOI MOSFET", in *Tech. Dig. IEDM*, 1989, pp. 833-836.
- [3] J.P. Colinge, M.H. Gao, A. Romano, H. Maes, and C. Claeys, "Silicon-on-insulator "Gate-All-Around device", in *Tech. Dig. IEDM*, 1990, pp. 595-598.
- [4] J.T. Park, J.P. Colinge, and C.H. Diaz, "Pi-gate SOI MOSFET", IEEE Electron Device Letters, vol. 22, no. 8, 2001, pp. 405-406.
- [5] F. Balestra, S. Cristoloveanu, M. Benachir, J. Brini, and T. Elewa, "Double-gate silicon-on-insulator transistor with volume inversion: a new device with greatly performance", *IEEE Electron Device Letters*, vol. 8, no. 9, 1987, pp. 410-412.
- [6] J.P. Colinge, X. Baie, V. Bayot, and E. Grivei, "A silicon-oninsulator quantum wire", *Solid State Electronics*, vol. 39, no. 1, 1996, pp. 49-51.
- [7] J.P. Colinge, C.W. Lee, A. Afzalian, N.D. Akhavan, R. Yan, I. Ferain, P. Razavi, B. O'Neill, A. Blake, M. White, A.M. Kelleher, B. McCarthy, and R. Murphy, "SOI gated resistor: CMOS without junctions", in *Proceedings of the IEEE International SOI Conference*, 2009, pp. 1-2.
- [8] C.W. Lee, A. Afzalian, N.D. Akhavan, R. Yan, I. Ferain, and J.P. Colinge, "Junctionless multigate field-effect-transistor", *Applied Physics Letters*, vol. 94, no. 5, 2009, p. 053511.
- [9] J.P. Colinge, C.W. Lee, A. Afzalian, N.D. Akhavan, R. Yan, I. Ferain, P. Razavi, B. O'Neill, A. Blake, M. White, A.M. Kelleher, B. McCarthy, and R. Murphy, "Nanowire transistors without junctions", *Nature Nanotechnology*, vol. 5, no. 3, 2010, pp. 225-229.
- [10]C.W. Lee, I. Ferain, A. Afzalian, R. Yan, N.D. Akhavan, P. Razavi, and J.P. Colinge, "Performance estimation of junctionless multigate transistors", *Solid State Electronics*, vol. 54, no. 2, 2010, pp. 97-103.
- [11] B. Soree, W. Magnus, and G. Pourtois, "Analytical and selfconsistent quantum mechanical model for a surrounding gate MOS nanowire operated in JFET mode", *J Comput Electron*, vol. 7, no. 3, 2008, pp. 380-383.
- [12]S.-J. Choi, D.-I. Moon, S. Kim, J.P. Duarte, and Y.-K. Choi, "Sensitivity of threshold voltage to nanowire width variation in junctionless transistors", *IEEE Electron Device Letters*, vol. 32, no. 2, 2011, pp. 125-127.
- [13] R.T. Doria, M.A. Pavanello, R.D. Trevisoli, M. de Souza, C.W. Lee, I. Ferain, N.D. Akhavan, R. Yan, P. Razavi, R. Yu, A. Kranti, and J.P. Colinge, "Junctionless multiple-gate transistors for analog applications", *IEEE Transactions on Electron Devices*, vol. 58, no. 8, 2011, pp. 2511-2519.
- [14] J.P. Duarte, S.-J. Choi, D.-I. Moon, and Y.-K. Choi, "Simple analytical bulk current model for long-channel double-gate junctionless transistors", *IEEE Electron Device Letters*, vol. 32, no. 6, 2011, pp. 704-706.
- [15] J.-M. Sallese, N. Chevillon, C. Lallement, B. Iñiguez, and F. Prégaldiny, "Charge-based modeling of junctionless doublegate field-effect-transistors", *IEEE Transactions on Electron Devices*, vol. 58, no. 8, 2011, pp. 2628-2637.

- [16] C.-J. Su, T.-I. Tsai, Y.-L. Liou, Z.-M. Lin, H.-C. Lin, and T.-S. Chao, "Gate-all-around junctionless transistors with heavily doped polysilicon nanowire channels", *IEEE Electron Device Letters*, vol. 32, no. 4, 2011, pp. 521-523.
- [17] R. Yan, A. Kranti, I. Ferain, C.W. Lee, R. Yu, N.D. Akhavan, and J.P. Colinge, "Investigation of high-performance sub-50 nm junctionless nanowire transistors", *Microelectronics Reliability*, vol. 51, no. 7, 2011, pp. 1166-1171.
- [18] M. de Souza, M.A. Pavanello, R.D. Trevisoli, R.T. Doria, and J.P. Colinge, "Cryogenic operation of junctionless nanowire transistors", *IEEE Electron Device Letters*, vol. 32, no. 10, 2011, pp. 1322-1324.
- [19] J.P. Colinge, "Conduction mechanisms in thin-film accumulationmode SOI p-channel MOSFETs", *IEEE Transactions on Electron Devices*, vol. 37, no. 3, 1990, pp. 718-723.
- [20] A. Kranti, R. Yan, C.W. Lee, I. Ferain, R Yu, N.D. Akhavan, P. Razavi, and J.P. Colinge, "Junctionless nanowire transistor (JNT): properties ans design guidelines", in *Proceeding of ESSDERC*, 2010, pp. 357-360.
- [21] J.P. Colinge, C.W. Lee, I. Ferain, N.D. Akhavan, R. Yan, P. Razavi, R. Yu, A.N. Nazarov, and R.T. Doria, "Reduced electric field in junctionless transistors", *Applied Physics Letters*, vol. 96, no. 7, 2010, p. 073510.
- [22] E. Gnani, A. Gnudi, S. Reggiani, and G. Baccarani, "Theory of junctionless nanowire FET", *IEEE Transactions on Electron Devices*, vol. 58, no. 9, 2011, pp. 2903–2910.
- [23] E. Gnani, A. Gnudi, S. Reggiani, and G. Baccarani, "Physical model of the junctionless UTB SOI-FET", *IEEE Transactions* on *Electron Devices*, vol. 59, no. 4, 2012, pp. 941–948.
- [24] R.D. Trevisoli, R.T. Doria, M. de Souza, and M.A. Pavanello "Threshold voltage in junctionless nanowire transistors", *Semiconductor Science and Technology*, vol. 26, no. 10, 2011, p. 105009.
- [25] R.D. Trevisoli, R.T. Doria, M. de Souza, and M.A. Pavanello "Drain current model in junctionless nanowire transistors", in 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS), 2012, p. 1-4.
- [26] R.D. Trevisoli, R.T. Doria, M. de Souza, S. Das, I. Ferain, and M.A. Pavanello, "Surface-Potential-Based Drain Current Analytical Model for Triple-Gate Junctionless Nanowire Transistors", *IEEE Transactions on Electron Devices*, vol. 59, no. 12, 2012, pp. 3510-3518.

- [27]D.P. Foty, MOSFET Modeling with SPICE: Principles and Practice, Prentice-Hall, 1997.
- [28]B. Iniguez, L. F. Ferreira, B. Gentinne and D. Flandre, "A physically based C∞-continuous fully depleted SOI MOSFET model for analog applications", *IEEE Transactions on Electron Devices*, vol. 43, no. 4, 1996, pp. 568-575.
- [29] Sentaurus Structure Editor User Guide, Version F-2011. 09,2011.
- [30] Sentaurus Device User Guide, Version F-2011.09, 2011.
- [31]D. Caughey, and R.E. Thomas, "Carrier mobilities in silicon empirically related to doping and field", *Proceedings of the IEEE*, vol. 55, no. 12, 1967, pp. 2191–2193.
- [32] J.M. Dorkel, and P. Leturcq, "Carrier mobilities in silicon semiempirically related to temperature", *Solid State Electronics*, vol. 24, no. 9, 1981, pp. 821–825.
- [33] R.D. Trevisoli, R.T. Doria, M. de Souza, S. Das, I. Ferain, and M.A. Pavanello, "The zero temperature coefficient in junctionless nanowire transistors", *Applied Physics Letters*, vol. 101, no. 6, 2012, p. 062101.
- [34] R.T. Doria, R.D. Trevisoli, M. de Souza, and M.A. Pavanello, "Impact of the Series Resistance in the I-V Characteristics of Junctionless Nanowire Transistor and its Dependence on the Temperature", *Journal of Integrated Circuits and Systems*, v. 7, 2012, pp. 121-129.
- [35] P.P. Altermatt, A. Schenk, B. Schmithüsen, and G. Heiser, "A simulation model for the density of states and for incomplete ionization in crystalline silicon. I. Investigation of Si:As and Si:B usage in device simulation", *Journal of Applied Physics*, vol. 100, no. 11, 2006, p. 113715.
- [36] N. Lakhdar, and F. Djeffal, "A two-dimensional analytical model of subthreshold behavior to study the scaling capability of deep submicron double-gate GaN-MESFETs", *Journal Computational Electronics*, vol. 10, 2011, pp. 382-387.
- [37] H.S. Wong, M.H. White, T.J. Krutsick, and R.V. Booth, "Modeling of transconductance degradation and extraction of threshold voltage in thin oxide MOSFETs", *Solid State Electronics*, vol. 30, no. 9, 1987, pp. 953-968.